Senior Static Timing Analysis (STA) Engineer
NXP Semiconductors View all jobs
- Tianjin
- Permanent
- Full-time
- Own full‑chip static timing analysis and signoff for advanced‑node SoC designs.
- Develop and maintain STA constraints (SDC) and timing methodologies.
- Perform block‑level and top‑level timing analysis, debug violations, and guide design teams toward closure.
- Work with RTL, synthesis, and physical design teams to resolve setup/hold, clock skew, noise, and transition issues.
- Optimize timing through constraint refinement, logic restructuring suggestions, ECO guidance, and physical optimization feedback.
- Analyze and validate timing models, including Liberty (.lib), SPEF, and SDF.
- Support timing‑related signoff flows, including OCV/AOCV/POCV, crosstalk analysis, and MCMM timing closure.
- Provide technical leadership in methodology development, tool evaluation, and flow automation.
- Collaborate with cross‑functional teams (DFT, power, architecture) to ensure consistent timing across all design modes and corners.
- Mentor junior engineers on STA fundamentals, flow usage, and debugging techniques.
- Master’s degree in Electrical Engineering, Computer Engineering, or related field.
- Strong proficiency with industry-standard STA tools (e.g., Synopsys PrimeTime, Cadence Tempus).
- Solid understanding of timing concepts such as OCV/AOCV/POCV, clock tree synthesis, crosstalk, IP timing integration, and MCMM flows.
- Familiarity with synthesis, place-and-route, and ECO flows.
- Expertise with SDC constraints and timing debugging.
- Strong scripting skills in Tcl, Perl, Python, or Shell.
- Excellent problem‑solving abilities and communication skills.